Decoupling Capacitor Optimization to Achieve Target Impedance in PCB PDN Design
Shuang Liang, Biyao Zhao, Siqi Bai, Samuel Connor, Matteo Cocchini, Stephen Scearce, Dale Becker, Michael Cracraft, Matthew S. Doyle, Albert E. Ruehli, James Drewniak
-
EMC
IEEE Members: $11.00
Non-members: $15.00Length: 00:24:56
With increasingly stringent requirements for lower voltage supply, and higher density in PCB (Printed Circuit) PDN (Power Distribution Network) design, power integrity has an increasingly important role in PCB design. The PI performance of the PCB design must meet requirements, or modification and trial-and-error are necessary to ensure the target impedance is satisfied. Lots of design practices and commercial tools are utilized to aid PI designers, e.g., developing a suitable stack-up, saving cost while placing enough decoupling capacitors, best layout for IC pins and so on. It is essential in the PCB PDN design to place as fewer decoupling capacitors as possible to achieve target impedance and voltage ripple goals while saving cost. In this paper, the influence from the types of decoupling capacitor and stack-up is considered. The variety of decoupling capacitors contributes to the objective of reaching the target with minimum number of decoupling capacitors.